D Navarro, H Kawano, K Hisamitsu, T Yamaoka, M Tanaka, H Ueno, M Miura-Mattausch, HJ Mattausch, S Kumashiro, T Yamaguchi, K Yamashita, N Nakayama
IEICE TRANSACTIONS ON ELECTRONICS E86C(3) 474-480 2003年3月
Small-size MOSFETs are becoming core devices in RF applications because of improved high frequency characteristics. For reliable design of RF integrated circuits operating at the GHz range, accurate modeling of small-size MOSFET characteristics is indispensable. In MOSFETs with reduced gate length (L.), the lateral field along the MOSFET channel is becoming more pronounced, causing short-channel effects. These effects should be included in the device modeling used for circuit simulation. In this work, we investigated the effects of the field gradient in the gate-drain capacitance (C-gd). 2-Dimensional (2D) simulations done with MEDICI show that the field gradient, as it influences the channel condition, induces a capacitance which is visible in the MOSFET saturation operation. Changes in Cgd is incorporated in the modeling by an induced capacitance approach. The new approach has been successfully implemented in the surface-potential based model HiSIM Hiroshirna-university STARC (GFET Model) and is capable of reproducing accurately the measured C-gd-L-g characteristics, which are particularly significant for pocket-implant technology. Results show that pocket-implantation introduces a steep potential increase near the drain region, which results to a shift of the C-gd transition region (from linear to saturation) to lower bias voltages. C-gd at saturation decreases with L-g due to steeper surface potential and increased impurity concentration effects at reduced L-g.